Efficient Implementation of Multiply Accumulate Operation Unit Using an Interlaced Partition Multiplier

التفاصيل البيبلوغرافية
العنوان: Efficient Implementation of Multiply Accumulate Operation Unit Using an Interlaced Partition Multiplier
المؤلفون: S. Prabu, K. Tamilselvan, K. G. Parthiban, N. Bhuvaneswary
المصدر: Journal of Computational and Theoretical Nanoscience. 18:1321-1326
بيانات النشر: American Scientific Publishers, 2021.
سنة النشر: 2021
مصطلحات موضوعية: Computational Mathematics, Multiply–accumulate operation, Computer science, General Materials Science, Multiplier (economics), General Chemistry, Hardware_ARITHMETICANDLOGICSTRUCTURES, Electrical and Electronic Engineering, Condensed Matter Physics, Topology, Partition (database), Unit (ring theory)
الوصف: A new strategy for quick multiplication of two numbers is introduced. Inputs are separated into segments, and one segment is replaced by two with zeros interlocking in each alternative segments. With zero carries between segments the product are computed, within the time needed to multiply the short partitions and add the partial sums. The multiplication of two numbers generated and adds that product to an accumulator by multiply accumulate operation (MAC unit). This operation is performed within the MAC unit. MAC is an advanced co-processor that plays a vital role in FFT, DFT, etc. The MAC unit is utilized for additional execution and its input is given to the proposed multiplier that provides a trivial speed increment over the array multiplier designs. This paper is utilized to design speed enhanced multiply Accumulate Unit by an Interlaced Partition Multiplier. This new multiplier design simulation is optimized with existing method.
تدمد: 1546-1955
URL الوصول: https://explore.openaire.eu/search/publication?articleId=doi_________::130656c5158c578da36dc0b3edd77839
https://doi.org/10.1166/jctn.2021.9398
رقم الأكسشن: edsair.doi...........130656c5158c578da36dc0b3edd77839
قاعدة البيانات: OpenAIRE