A massively scaleable decoder architecture for low-density parity-check codes

التفاصيل البيبلوغرافية
العنوان: A massively scaleable decoder architecture for low-density parity-check codes
المؤلفون: Krishna R. Narayanan, Gwan Choi, Euncheol Kim, Abhiram Prabhakar, A. Selvarathinam
المصدر: ISCAS (2)
بيانات النشر: IEEE, 2003.
سنة النشر: 2003
مصطلحات موضوعية: Computer Science::Hardware Architecture, symbols.namesake, Additive white Gaussian noise, Computer science, Computer Science::Networking and Internet Architecture, symbols, Bit error rate, Parallel computing, Low-density parity-check code, Throughput (business), Decoder architecture, Decoding methods
الوصف: A massively scalable architecture for decoding low-density parity-check codes is presented in this paper. This novel architecture uses hardware scaling and memory partitioning to achieve a throughput of 100 Gbps. Simulation results show that this throughput is achieved without significant bit-error performance degradation.
URL الوصول: https://explore.openaire.eu/search/publication?articleId=doi_________::41c771aac5eea82a89e91c1d76d09643
https://doi.org/10.1109/iscas.2003.1205887
رقم الأكسشن: edsair.doi...........41c771aac5eea82a89e91c1d76d09643
قاعدة البيانات: OpenAIRE