A Digital PLL with 5-Phase Digital PFD for Low Long-term Jitter Clock Recovery

التفاصيل البيبلوغرافية
العنوان: A Digital PLL with 5-Phase Digital PFD for Low Long-term Jitter Clock Recovery
المؤلفون: Kuk-Tae Hong, Seung-Hyun Yi, Byong Chan Lim, Sung-Hyun Yang, Tae-Young Oh
المصدر: CICC
بيانات النشر: IEEE, 2006.
سنة النشر: 2006
مصطلحات موضوعية: Phase-locked loop, Time-to-digital converter, CMOS, Computer science, Phase noise, Hardware_INTEGRATEDCIRCUITS, Electronic engineering, Hardware_PERFORMANCEANDRELIABILITY, Digitally controlled oscillator, Phase frequency detector, Clock recovery, Jitter
الوصف: This paper presents a digital PLL for low long-term jitter clock recovery. A jitter reduction scheme for digitally controlled oscillator is proposed and 39% jitter reduction is observed. A 5-phase digital phase frequency detector (PFD) has 265 ps resolution and controls output clock phase by 132 ps step. The long-term jitter is measured as 460 ps pk-pk. This digital PLL is implemented in 0.18 ?m CMOS process using 0.417 mm2 and consumes 61.0 mW power.
URL الوصول: https://explore.openaire.eu/search/publication?articleId=doi_________::93e33c42a9de62f841d6a1fa12a9dbca
https://doi.org/10.1109/cicc.2006.320966
رقم الأكسشن: edsair.doi...........93e33c42a9de62f841d6a1fa12a9dbca
قاعدة البيانات: OpenAIRE