A reconfigurable HW/SW platform for computation intensive high-resolution real-time digital film applications

التفاصيل البيبلوغرافية
العنوان: A reconfigurable HW/SW platform for computation intensive high-resolution real-time digital film applications
المؤلفون: R. Fach, Sven Heithecker, G. Scheller, G. Wischermann, Rolf Ernst, H. Ruckert, A. do Carmo Lucas, S. Eichner, K. Gebel, W. Huther, P. Riiffer
المصدر: DATE
بيانات النشر: IEEE, 2006.
سنة النشر: 2006
مصطلحات موضوعية: business.industry, Computer science, Embedded system, Motion estimation, Frame (networking), Bandwidth (computing), Memory bandwidth, Frame rate, business, Field-programmable gate array, Auxiliary memory, PCI Express
الوصف: This paper presents a multi-board, multi-FPGA hardware/software architecture, for computation intensive, high resolution (2048times2048pixels), real-time (24 frames per second) digital film processing. It is based on Xilinx Virtex-II Pro FPGAs, large SDRAM memories for multiple frame storage and a PCI express communication network. The architecture reaches record performance running a complex noise reduction algorithm including a 2.5 dimensions DWT and a full 16times16 motion estimation at 24 fps requiring a total of 203 Gops/s net computing performance and a total of 28 Gbit/s DDR-SDRAM frame memory bandwidth. To increase design productivity and yet achieve high clock rates (125MHz), the architecture combines macro component configuration and macro level floorplanning with weak programmability using distributed microcoding. As an example, the core of the bidirectional motion estimation using 2772 CLBs reaching 155 Gop/s (1538 op/pixel) requiring 7 Gbit/s external memory bandwidth was developed in two men-months
URL الوصول: https://explore.openaire.eu/search/publication?articleId=doi_________::f2cdb6825e1984fa73eef9fe69887840
https://doi.org/10.1109/date.2006.244085
رقم الأكسشن: edsair.doi...........f2cdb6825e1984fa73eef9fe69887840
قاعدة البيانات: OpenAIRE