(Invited) Factors Impacting Threshold Voltage in Advanced CMOS Integration: Gate Last (FINFET) vs. Gate First (FDSOI)

التفاصيل البيبلوغرافية
العنوان: (Invited) Factors Impacting Threshold Voltage in Advanced CMOS Integration: Gate Last (FINFET) vs. Gate First (FDSOI)
المؤلفون: Triyoso, Dina, Carter, Rick, Kluth, Jon, Luning, Scott, Child, Amy, Wahl, Jeremy, Mulfinger, Bob, Punchihewa, Kasun, Kumar, Anil, Kang, Laegu, Sporer, Ryan, Chen, Xiaobo, Straub, Sherry, Bohra, Girish, Patil, Suraj, Zhang, Xing, Chen, Alex, Togo, Mitsuhiro, Pal, Rohit
المصدر: ECS Transactions; September 2015, Vol. 69 Issue: 5
مستخلص: After decades of research, high-k metal gate has been successfully integrated into CMOS starting with the 45nm node. To continue scaling, the industry has chosen two integration approaches: FINFET with gate last and FDSOI with gate first. The FINFET with gate last integration was introduced into production at the 22nm node by Intel. The FDSOI with gate first integration was introduced into production at 28nm node by ST Microelectronics. There are some common factors impacting threshold voltage (Vt) on both integrations such as the high-k/metal gate film thickness and composition as well as the doping concentration. Beyond that, each integration approach has its own unique challenges that must be overcome to achieve targeted Vt and maintain Vt control. In this work we will highlight those unique challenges and discuss what knobs can be used to achieve the targeted Vt and maintain Vt control.
قاعدة البيانات: Supplemental Index
الوصف
تدمد:19385862
19386737
DOI:10.1149/06905.0103ecst