Integration Friendly Dual Metal Gate Technology Using Dual Thickness Metal Inserted Poly-Si Stacks (DT-MIPS)

التفاصيل البيبلوغرافية
العنوان: Integration Friendly Dual Metal Gate Technology Using Dual Thickness Metal Inserted Poly-Si Stacks (DT-MIPS)
المؤلفون: Cheol-kyu Lee, Eun Ha Lee, Jong-Ho Lee, Hionsuck Baik, Mong sub Lee, Youngsu Chung, Nae-In Lee, Sung Kee Han, Ho-Kyu Kang, Yun Ki Choi, Young-Sub You, Hyung-Suk Jung, Hajin Lim, Jong-Bong Park
المصدر: 2007 IEEE Symposium on VLSI Technology.
بيانات النشر: IEEE, 2007.
سنة النشر: 2007
مصطلحات موضوعية: Materials science, Negative-bias temperature instability, Fabrication, business.industry, Etching, Doping, Electrical engineering, Optoelectronics, Metal gate, business, NMOS logic, Voltage, PMOS logic
الوصف: We have successfully developed integration friendly dual metal gate process utilizing a dual thickness metal inserted poly-Si stacks (DT-MIPS) structure; poly-Si/TaN/HfON stacks for nMOS and poly-Si/capping metal layer(c-ML)/AlOx/TaN/HfON stacks for pMOS. First, in spite of different metal thickness on n/pMOS, a high-selectivity gate etch process can completely remove metal and HfON layers from the S/D active regions with negligible Si recess in both n/pMOS. Consequently, in both short and long channel devices, n/pMOS Vth values of ~plusmn0.35 V are obtained without counter channel doping. Moreover, excellent drive currents (620/250 muA/um for n/pMOS at Ioff=20 pA/um and Vdd=1.2 V) are obtained without using any mobility enhancement technique. Finally, we confirm that the estimated operation voltages for 10 years lifetime for both nMOS PBTI and pMOS NBTI are well beyond the 1.2 V.
URL الوصول: https://explore.openaire.eu/search/publication?articleId=doi_________::addd3f2b638b2d9f05be693ff9c4b954
https://doi.org/10.1109/vlsit.2007.4339690
رقم الأكسشن: edsair.doi...........addd3f2b638b2d9f05be693ff9c4b954
قاعدة البيانات: OpenAIRE