A 9.4-bit, 50-MS/s, 1.44-mW pipelined ADC using dynamic residue amplification

التفاصيل البيبلوغرافية
العنوان: A 9.4-bit, 50-MS/s, 1.44-mW pipelined ADC using dynamic residue amplification
المؤلفون: J. Hu, Boris Murmann, Noam Dolev
المصدر: 2008 IEEE Symposium on VLSI Circuits.
بيانات النشر: IEEE, 2008.
سنة النشر: 2008
مصطلحات موضوعية: Engineering, business.industry, Transistor, Operational amplifier applications, 4-bit, Switched capacitor, law.invention, CMOS, law, Logic gate, Hardware_INTEGRATEDCIRCUITS, Electronic engineering, Operational amplifier, business, Electronic circuit
الوصف: An ultra-low power pipelined ADC is realized by replacing conventional op-amp circuits with dynamic source-follower gain stages. The presented 90-nm CMOS converter operates at 50 MS/s and achieves an SNDR of 49.4 dB while dissipating 1.44 mW from a 1.2-V supply.
URL الوصول: https://explore.openaire.eu/search/publication?articleId=doi_________::c7dff92696238c5ec1d0f10260fe8c37
https://doi.org/10.1109/vlsic.2008.4586012
رقم الأكسشن: edsair.doi...........c7dff92696238c5ec1d0f10260fe8c37
قاعدة البيانات: OpenAIRE