An Area-efficient and Protected Network Interface for Processing-In-Memory Systems

التفاصيل البيبلوغرافية
العنوان: An Area-efficient and Protected Network Interface for Processing-In-Memory Systems
المؤلفون: S. Mediratta, Craig S. Steele, J. Sondeen, Jeffrey Draper
المصدر: ISCAS (3)
بيانات النشر: IEEE, 2005.
سنة النشر: 2005
مصطلحات موضوعية: Engineering, Hardware_MEMORYSTRUCTURES, CMOS, business.industry, Low-power electronics, Embedded system, Benchmark (computing), Energy consumption, Network interface, DIMM, business, Power-system protection, Throughput (business)
الوصف: This paper describes the implementation of an area-efficient and protected user memory-mapped network interface, the pbuf (parcel buffer), for the data intensive architecture (DIVA) processing-in-memory (PIM) system. This implementation of the pbuf in TSMC 0.18 /spl mu/m CMOS technology displays an aggregate bi-directional throughput of 48.08 Gbps, using low area (0.56 mm/sup 2/) and power consumption (32.30 mW). These characteristics, especially the low area and power, have made the current implementation an ideal choice for assimilation in DIVA PIM systems, since low area and power are critical design requirements in the PIM philosophy. The pbuf implementation has been verified by the execution of a 2-PIM transitive closure benchmark at 140 MHz on an HP Itanium2-based Long's Peak server containing DIMMs populated with DIVA-H PIM chips.
URL الوصول: https://explore.openaire.eu/search/publication?articleId=doi_________::e2983ae4cde4e222f069e1d01e1c4d8e
https://doi.org/10.1109/iscas.2005.1465246
رقم الأكسشن: edsair.doi...........e2983ae4cde4e222f069e1d01e1c4d8e
قاعدة البيانات: OpenAIRE