Architectural improvements and technological enhancements for the APEnet+ interconnect system

التفاصيل البيبلوغرافية
العنوان: Architectural improvements and technological enhancements for the APEnet+ interconnect system
المؤلفون: Ammendola, R., Biagioni, A., Frezza, O., Lonardo, A., Cicero, F. Lo, Martinelli, M., Paolucci, P. S., Pastorelli, E., Rossetti, D., Simula, F., Tosoratto, L., Vicini, P.
المصدر: Jinst February 3, 2015
سنة النشر: 2022
المجموعة: Computer Science
Physics (Other)
مصطلحات موضوعية: Physics - Computational Physics, Computer Science - Hardware Architecture
الوصف: The APEnet+ board delivers a point-to-point, low-latency, 3D torus network interface card. In this paper we describe the latest generation of APEnet NIC, APEnet v5, integrated in a PCIe Gen3 board based on a state-of-the-art, 28 nm Altera Stratix V FPGA. The NIC features a network architecture designed following the Remote DMA paradigm and tailored to tightly bind the computing power of modern GPUs to the communication fabric. For the APEnet v5 board we show characterizing figures as achieved bandwidth and BER obtained by exploiting new high performance ALTERA transceivers and PCIe Gen3 compliancy.
نوع الوثيقة: Working Paper
DOI: 10.1088/1748-0221/10/02/C02005
URL الوصول: http://arxiv.org/abs/2201.01088
رقم الأكسشن: edsarx.2201.01088
قاعدة البيانات: arXiv
الوصف
DOI:10.1088/1748-0221/10/02/C02005