FlexCross: High-Speed and Flexible Packet Processing via a Crosspoint-Queued Crossbar

التفاصيل البيبلوغرافية
العنوان: FlexCross: High-Speed and Flexible Packet Processing via a Crosspoint-Queued Crossbar
المؤلفون: Zyla, Klajd, Liess, Marco, Wild, Thomas, Herkersdorf, Andreas
سنة النشر: 2024
المجموعة: Computer Science
مصطلحات موضوعية: Computer Science - Networking and Internet Architecture, Computer Science - Hardware Architecture
الوصف: The fast pace at which new online services emerge leads to a rapid surge in the volume of network traffic. A recent approach that the research community has proposed to tackle this issue is in-network computing, which means that network devices perform more computations than before. As a result, processing demands become more varied, creating the need for flexible packet-processing architectures. State-of-the-art approaches provide a high degree of flexibility at the expense of performance for complex applications, or they ensure high performance but only for specific use cases. In order to address these limitations, we propose FlexCross. This flexible packet-processing design can process network traffic with diverse processing requirements at over 100 Gbit/s on FPGAs. Our design contains a crosspoint-queued crossbar that enables the execution of complex applications by forwarding incoming packets to the required processing engines in the specified sequence. The crossbar consists of distributed logic blocks that route incoming packets to the specified targets and resolve contentions for shared resources, as well as memory blocks for packet buffering. We implemented a prototype of FlexCross in Verilog and evaluated it via cycle-accurate register-transfer level simulations. We also conducted test runs with real-world network traffic on an FPGA. The evaluation results demonstrate that FlexCross outperforms state-of-the-art flexible packet-processing designs for different traffic loads and scenarios. The synthesis results show that our prototype consumes roughly 21% of the resources on a Virtex XCU55 UltraScale+ FPGA.
Comment: 8 pages, 6 figures, accepted for inclusion in the proceedings of the 27th Euromicro Conference on Digital System Design (DSD) 2024
نوع الوثيقة: Working Paper
URL الوصول: http://arxiv.org/abs/2407.08621
رقم الأكسشن: edsarx.2407.08621
قاعدة البيانات: arXiv