دورية أكاديمية

A Fast Digital Phase Frequency Detector with Preset Word Frequency Searching in ADPLL for a UHF RFID Reader

التفاصيل البيبلوغرافية
العنوان: A Fast Digital Phase Frequency Detector with Preset Word Frequency Searching in ADPLL for a UHF RFID Reader
المؤلفون: S. N. Ishak, J. Sampe, N. A. Nayan, Z. Yusoff
المصدر: Engineering, Technology & Applied Science Research, Vol 12, Iss 5 (2022)
بيانات النشر: D. G. Pylarinos, 2022.
سنة النشر: 2022
المجموعة: LCC:Engineering (General). Civil engineering (General)
LCC:Technology (General)
LCC:Information technology
مصطلحات موضوعية: RFID, all-digital PLL, ADPLL, digital PFD, frequency synthesizer, local oscillator, Engineering (General). Civil engineering (General), TA1-2040, Technology (General), T1-995, Information technology, T58.5-58.64
الوصف: An All-Digital Phase-Locked Loop (ADPLL) is an architecture that is widely employed in the communication system due to the advancement of the Complementary Metal-Oxide-Semiconductor (CMOS) technology process. A 2.4GHz Radio Frequency Identification (RFID) system needs a frequency synthesizer in the local oscillator architecture of the transceiver to generate a stable frequency tuning range Therefore, in this paper, a Digital Phase-Frequency Detector (DPFD) is designed to achieve the phase and frequency acquisition in the ADPLL system. The proposed DPFD is divided into two main parts, the first is the Phase Detector (PD) and the second is the Frequency Detector (FD). The PD has managed to detect the presence of the phase difference by recognizing two different input signals. The FD, on the other hand, is capable to detect the higher frequency by identifying the output signals from the PD in digital formation. In addition, a control unit module is developed to control and adjust the Preset Word (PW) for the system by using a binary search scheme. Comparison results show that the final value of the PW from the simulation is the same as from the manual calculation (theoretical values). The digital PFD and the PW control modules are designed and simulated by using Verilog HDL code. These two designed modules will be integrated into the targeted ADPLL to achieve fast locking performance and ultra-low power for Ultra-High Frequency (UHF) RFID applications.
نوع الوثيقة: article
وصف الملف: electronic resource
اللغة: English
تدمد: 2241-4487
1792-8036
16313461
Relation: http://www.etasr.com/index.php/ETASR/article/view/5202; https://doaj.org/toc/2241-4487; https://doaj.org/toc/1792-8036
DOI: 10.48084/etasr.5202
URL الوصول: https://doaj.org/article/f7957bf72b994598ba394b16313461ba
رقم الأكسشن: edsdoj.f7957bf72b994598ba394b16313461ba
قاعدة البيانات: Directory of Open Access Journals
الوصف
تدمد:22414487
17928036
16313461
DOI:10.48084/etasr.5202